CAPI enabled Order Book processes market data and transfers top-of-book snapshots to POWER8 coherent shared memory in under 1.5 microseconds
Santa Clara, California, March 17, 2015 - Algo-Logic Systems, a recognized leader in providing hardware-accelerated, deterministic, ultra-low-latency products, systems and solutions for accelerated finance, packet processing and embedded system industries, announced today availability of their new Coherent Accelerator Processor Interface (CAPI) enabled Full Order Book solution on IBM® POWER8™ systems. The CAPI enabled Order Book performs all feed processing and book building in logic inside a single Stratix V FPGA on the Nallatech P385 card. The system enables software to directly receive order book snapshots in the coherent shared memory with the least possible latency. The low latency Order Book is designed using the on-chip memory for customer book sizes with many thousands of open orders, up to 24 symbols, and reporting of six L-2 book levels. For use cases where millions of open orders and full market depth need to be tracked, the scalable CAPI enabled Order Book is still implemented with a single FPGA but stores data in off-chip memory.
The CAPI Order Book building process includes (i) receiving parsed market data feed messages, (ii) building and maintaining L-3 order-level replica of the exchange’s displayable book, (iii) building L-2 books for each symbol with the market depth and weight summary of all open orders, (iv) reporting locally generated copy of the top-of-book with configurable amount of market depth (L-2 snapshots) as well as the last trade information when orders execute. By using the IBM POWER8 server, algorithms can run on the highest number of cores and seamlessly integrate with the Order Book hardware accelerator by means of the coherent shared memory. Through simple memory-mapped IO (MMIO) address space, all the parameters are configurable and statistics can be easily read from software. Algo-Logic’s CAPI enabled Full Order Book achieves deterministic, ultra-low-latency without jitter regardless of the number of tracked symbols at data rates of up to 10 Gbps. Key features include:
- Accelerated Function Unit (AFU) is implemented on FPGA under CAPI
- Full Order Book with a L-2 default size of 6 price-levels per symbol, fully scalable to larger sizes
- By default L-2 snapshots are generated for each symbol
- The number of symbols in use and their respective snapshots are user configurable
- L-2 snapshot generation frequency is also user configurable on an event basis or at a customizable interval
- Full Order Book output logic seamlessly connects to customer’s proprietary algorithmic trading strategies
- Trader has access to the latest market depth (L-2 snapshots) in coherent shared memory
- L-3 Book updates complete with processing latency of less than 230 nanoseconds
- L-2 Book updates complete with processing latency of less than 120 nanoseconds
The CAPI Order Book can be seamlessly integrated with other components of Algo-Logic’s Low Latency Application Library, including pre-built protocol parsing libraries, market data filters, and TCP/IP endpoints to deploy complete tick-to-trade applications within a single Stratix V FPGA platform.
Algo-Logic’s world-class hardware accelerated systems and solutions are used by banks, trading firms, market makers, hedge-funds, and financial institutions to accelerate their network processing for protocol parsing, symbol filtering, Risk-Checks (sec 15c 3-5), order book processing, order injection, proprietary trading strategies, high frequency trading, financial surveillance systems, and algorithmic trading.
About Algo-Logic Systems
Algo-Logic Systems, Inc., is the recognized leader and developer of Gateware Defined Networking® (GDN) for Field Programmable Gate Array (FPGA) devices. Algo-Logic IP-Cores are used for accelerated finance, packet processing and classification in datacenters, and real-time data acquisition and processing in embedded hardware systems. The company has extensive experience in building complete network processing system solutions in FPGA logic.
low latency application library, order book processing, embedded hardware systems, accelerated finance, real-time data acquisition, pre-built protocol, ultra-low-latency products, financial surveillance systems, tick-to-trade applications, network processing system solutions, feed processing, packet processing, network processing, fpga, shared memory, tcp/ip, ibm, algo-logic systems inc., pence, function unit, email@example.com, santa clara, coherent accelerator processor interface, book, california, financial markets, mathematical finance, financial economics, finance, financial system, low latency, algorithmic trading, latency, leader, algorithmic trading strategies trader, international business machines corporation
News: Algo-Logic Systems 3rd Generation TCP Endpoint Achieves Ultra-low-latency of 76-nanoseconds on Stratix V FPGA
1314 days ago,(2013/07/26) - Algo-Logic
U.S.-exchange-certified TCP Endpoints successfully deployed for Accelerated Finance Applications Santa Clara, California, July 26, 2013 - Algo-Log...
1279 days ago,(2013/08/30) - Algo-Logic
Full Order-Book achieves high performance processing via company's proprietary algorithmic search engine technology SANTA CLARA, Calif., Aug. 28, 2013 Algo-Logic Sy...
594 days ago,(2015/07/16) - Algo-Logic
The high throughput 40G TCP Endpoint delivers an ultra-low-latency of 96.0 nanoseconds Santa Clara and Paris, July 10, 2015 - Algo-Logic Systems, a ...
News: Algo-Logic Systems Launches Industry-First 40Gbps TCP Endpoint on Altera Stratix V for Datacenter Acceleration
629 days ago,(2015/06/11) - Algo-Logic
The high throughput 40G TCP Endpoint delivers an ultra-low-latency of 96.0 nanoseconds Santa Clara, California, June 11, 2015 - Algo-Logic Systems, a recognized leader i...
News: Algo-Logic Systems Launches Ultra-Low-Latency Highly Scalable Key/Value Search (KVS) Solution for Datacenters
953 days ago,(2014/07/23) - Algo-Logic
Altera and Algo-Logic Systems successfully collaborate to deliver industry leading algorithmic KVS solutions enabling 150 MSPS at 100 Gbps line rate. Santa Clara, Califo...
News: Algo-Logic Systems Launches Datacenter Rack Solutions with Scalable Search and Switch for 10G/40G/100G Networks
819 days ago,(2014/12/03) - Algo-Logic
Altera and Algo-Logic Systems collaborate to deliver industry leading GDN Datacenter Rack Solutions to help datacenter operators substantially lower their Total Cost of Owners...
News: KAYA Instruments Announces Komodo-Fiber, a High-Performance yet Low-Cost, Arria V GZ Based PCIe Board Platform
594 days ago,(2015/07/16) - Kaya Instruments
Komodo Fiber supports four SPF+ 10GigE transceivers and a single QSFP 40GigE optical interface. Based on Altera's Arria V GZ, Komodo Fiber delivers the performance equiva...
News: Fixnetix Introduces iX-eCute Zero Latency - Next Generation Risk Control Hardware for Electronic Trading Community
496 days ago,(2015/10/22) - Fixnetix
Revolutionary Fixnetix FPGA hardware brings to an end the ‘race to zero’ by achieving pre-trade risk checks with zero added latency LONDON, 22nd OCTOBER 2015 &nd...